

## Summary of pre video

- Control Hazards
- How to tackle control hazards
- Conservative way
- Early evaluation of the content of PC (using hardware change)
- Branch prediction
  - Static branch prediction
  - Dynamic branch prediction

### Control Hazards

- Branching instructions
  - pipeline to stall as it changes the execution sequence of instructions.



## How to tackle control hazards

- Conservative way
- Branch prediction

## Conservative method

### **Example**

CBZ X1, loop ADD X2, X3, X4

•••••

Loop: LDUR X3, [X0, #30]

| Cloc<br>k | 1  | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9  |
|-----------|----|-----|-----|-----|-----|-----|-----|-----|----|
| 11        | IF | ID  | EX  | M   | WB  |     |     |     |    |
| 12        |    | nop | nop | nop | nop | nop |     |     |    |
| 13        |    |     | nop | nop | nop | nop | nop |     |    |
| 14        |    |     |     | nop | nop | nop | nop | nop |    |
| 15        |    |     |     |     | IF  | ID  | EX  | M   | WB |



CBZ updating PC in MEM stage Branch penalty= 3 stalls

If PCSrc and Branch
Target Address is
updated in execute
stage (hardware
changes):
Then CBZ can update
PC in EXE stage. Branch
penalty= 2 stalls

# Early Evaluation of PC for reducing branch stalls

**Example** 

CBZ X1, loop ADD X2, X3, X4

•••••

Loop: LDUR X3, [X0, #30]

| Clock | 1  | 2   | 3   | 4   | 5   | 6   | 7  | 8 | 9 | 10 | -11 |
|-------|----|-----|-----|-----|-----|-----|----|---|---|----|-----|
| I1    | IF | ID  | EX  | M   | WB  |     |    |   |   |    |     |
| 12    |    | nop | nop | nop | nop | nop |    |   |   |    |     |
| 15    |    |     | IF  | ID  | EX  | M   | WB |   |   |    |     |



# Example

```
1 Loop: LDUR
              X0, [X1, #0]
        LDUR
              X6, [X1, #-8]
        LDUR X10, [X1,#-16]
              X14, [X1,#-24]
        LDUR
5
        ADD
               X4, X0, X2
               X8, X6, X2
        ADD
               X12, X10, X2
       ADD
               X16, X14, X2
       ADD
        STUR
              X4, [X1, 0]
        STUR
               X8, [X1, #-8]
10
        STUR
               X12, [X1, #-16]
11
        STUR
12
               X16, [X1, #-24]
13
               X1, X1, #32
        SUBI
               X1,LOOP
14
        CBNZ
```

Loop unrolled result (in slide 40)

Removed all data hazards (full data forwarding)

But there is a **control hazard** 

CPI=

## Another example- from exam paper



find steady state CPI – no data forwarding (WB and dec simultaneously, Brach target address is updated in decode stage)

### Branch Prediction

### **Branch prediction**

**Static branch prediction** techniques:- The actions for the branch are fixed for each branch during the entire execution. (when behaviour is highly predictable).

**Dynamic branch prediction techniques**:- The prediction decision may change depending on the execution history (when behaviour is not predictable).

## Static Prediction

- a) Branch Always Not Taken Predict-Not-Taken (Speculation)
  - Execute successive instructions in sequence.
  - Flush the pipeline and read correct instructions if branch actually taken

| <i>i1</i> : |    | ADD | X3, X1, #2 |
|-------------|----|-----|------------|
| <i>i2</i> : |    | CBZ | X3, L1     |
| <i>i3</i> : |    | ADD | X1, X0, X0 |
| <i>i4</i> : |    | AND | X4, X1, X2 |
| <i>i5</i> : | L1 | SW  | X4,[X5,#0] |

(Assume branch solved in ID stage)

| Instr. | 1  | 2  | 3  | 4  | 5  | 6  | 7 | 8  |
|--------|----|----|----|----|----|----|---|----|
| I1     | IF | ID | EX | M  | WB |    |   |    |
| 12     |    | IF | ID |    |    |    |   |    |
| 13     |    |    | IF | F  | F  | F  | F |    |
| 15     |    |    |    | IF | ID | EX | M | WB |

| Instr. | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  |
|--------|----|----|----|----|----|----|----|----|
| I1     | IF | ID | EX | M  | WB |    |    |    |
| 12     |    | IF | ID |    |    |    |    |    |
| 13     |    |    | IF | ID | EX | M  | WB |    |
| 14     |    |    |    | IF | ID | EX | M  | WB |
| 15     |    |    |    |    | IF | ID | EX | M  |

#### **Branch taken**

- 1. Need to **flush** the next instruction already fetched.
- 2. Restart the execution by fetching the instruction at the branch target address **One-cycle penalty.**

#### Branch not taken

## Static Prediction – Delayed Branch

 The compiler statically schedules an independent instruction in the branch delay slot.



A previous **add** instruction with no effects on the branch is scheduled in the **Branch Delay Slot**.

### Dynamic Prediction- Extra hardware required

#### Scheme 1: Single T bit (Last time predictor)

T is set to 1 when a branch is confirmed taken, 0 when not.



#### **Example:**

Assume single bit predictor for branch b1. Initial value of predictor to be 0. Then  $T_{b1}$  predicts that the branch is not taken.

branch b1 taken,  $T_{b1} = 1$  (predict next branch taken) branch b1 not taken,  $T_{b1} = 0$  (predict next branch not taken)

## Dynamic Prediction (two bit prediction)



**Scheme 2: 2 bit prediction** uses the result of last two branches to predict instead of just the last branch.

- TNTNTNTNTNTNTNTNTN → 50% accuracy
- (assuming initial to probable (weakly taken)
- Disadvantage: More hardware

#### Example from 2017/2018 sem1 paper

3. (a) Consider the following repeating sequence of actual outcome for a branch (N N T N T N). Here 'N' means that the branch is not taken and 'T' means that branch is taken. Assume that there is only one branch instruction in the program. The predictors are initialized to 'weakly taken' stage.



- 11 → Strongly taken
- 10 → Weakly taken
- 01 → Weakly not taken
- 00 → Strongly not taken
  - Compare the accuracy with an always not taken static predictor and comment on the best choice of prediction for the above case.

Figure Q3a

(4 marks)

 Find the prediction accuracy of two-bit predictor shown in Figure Q3a by properly indicating the prediction decision at each stage.

(7 marks)

| state      | 10 |  |  |  |  |  |  |
|------------|----|--|--|--|--|--|--|
| prediction |    |  |  |  |  |  |  |
| Actual     |    |  |  |  |  |  |  |

## Dynamic Prediction (Part 2/2)

- Scheme 3: Bimodal prediction uses a counter and the state of that counter determines the prediction.
- Generalized scheme of 3 bit predictor.
- The counter is incremented if branch is taken.
- The counter is decremented if branch not taken.
- Counters saturate (no wraparound). The speculation decision is based on the most significant bit: if MSB is 1, then counter is above half way.

$$000 \rightarrow 001 \rightarrow 010 \rightarrow 011 \rightarrow 100 \rightarrow 101 \rightarrow 110 \rightarrow 111$$